Part Number
Part Number:
NSN:
NIIN:
Item Name:
MICROCIRCUIT , DIGITAL
Definition:
A MICROCIRCUIT SPECIFICALLY DESIGNED TO GENERATE, MODIFY, OR PROCESS ELECTRICAL SIGNALS WHICH OPERATE WITH TWO DISTINCT OR BINARY STATES. THESE STATES ARE COMMONLY REFERRED TO AS ON AND OFF, TRUE AND FALSE, HIGH AND LOW, OR "1" AND "0".
CAGE Information
Code | Company |
---|---|
3B150 | RAYTHEON TECHNICAL SERVICES COMPANY |
Federal Supply Class
Title
MICROCIRCUITS, ELECTRONIC
Inclusions:
INCLUDES INTEGRATED CIRCUIT DEVICES; INTEGRATED CIRCUIT MODULES, INTEGRATED ELECTRONIC DEVICES: HYBRID, MAGNETIC, MOLECULAR, OPTO-ELECTRONIC, AND THIN FILM.
Exclusions:
EXCLUDES SINGLE CIRCUIT ELEMENTS SUCH AS CAPACITORS; RESISTORS; DIODES AND TRANSISTORS; PRINTED CIRCUIT BOARDS AND CIRCUIT CARD ASSEMBLIES; AND FILTERS AND NETWORKS.
Characteristics (Decoded)
MRC | Requirements Statement | Clear Text Reply |
---|---|---|
AFGA | OPERATING TEMP RANGE | -55.0/+125.0 DEG CELSIUS |
AFGA | OPERATING TEMP RANGE | -55.0/+125.0 DEG CELSIUS |
PRMT | PRECIOUS MATERIAL | GOLD |
AFJQ | STORAGE TEMP RANGE | -65.0/+200.0 DEG CELSIUS |
CTFT | CASE OUTLINE SOURCE AND DESIGNATOR | T0-85 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
TEST | TEST DATA DOCUMENT | 13499-351-7122 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
CWSG | TERMINAL SURFACE TREATMENT | GOLD |
CQSZ | INCLOSURE CONFIGURATION | FLAT PACK |
TTQY | TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
PMLC | PRECIOUS MATERIAL AND LOCATION | TERMINALS GOLD |
ADAU | BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
CZEN | VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |
CBBL | FEATURES PROVIDED | MONOLITHIC AND HERMETICALLY SEALED AND POSITIVE OUTPUTS AND MEDIUM POWER AND MEDIUM SPEED AND W/ENABLE AND NEGATIVE EDGE TRIGGERED AND RESETTABLE |
CZEQ | TIME RATING PER CHACTERISTIC | 20.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 40.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
CSSL | DESIGN FUNCTION AND QUANTITY | 1 FLIP-FLOP, J-K, AND/OR INPUT AND 1 FLIP-FLOP, J-K, CLOCKED |
CQSJ | INCLOSURE MATERIAL | CERAMIC AND GLASS |
ADAQ | BODY LENGTH | 0.240 INCHES MINIMUM AND 0.275 INCHES MAXIMUM |
CQWX | OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
AEHX | MAXIMUM POWER DISSIPATION RATING | 120.0 MILLIWATTS |
CQZP | INPUT CIRCUIT PATTERN | 10 INPUT |
ADAT | BODY WIDTH | 0.160 INCHES MINIMUM AND 0.185 INCHES MAXIMUM |